ELSEVIER

Contents lists available at ScienceDirect

## INTEGRATION, the VLSI journal

journal homepage: www.elsevier.com/locate/vlsi



CrossMark

# On the convex formulation of area for slicing floorplans



- <sup>a</sup> Department of Electrical and Electronic Engineering, Bogazici University, Istanbul, Turkey
- <sup>b</sup> IMSE, CSIC and University of Seville, Spain

#### ARTICLE INFO

Article history: Received 13 September 2014 Received in revised form 24 December 2014 Accepted 9 January 2015 Available online 4 February 2015

Keywords: Layout for analog circuits Slicing floorplan Area optimization Convexity of area

#### ABSTRACT

In this paper, it is shown that the area optimization problem of a compact slicing floorplan may be formulated as a convex optimization problem when the areas of the analog components are modeled with continuous convex functions of the width (height). It is proved that the area of a compact slicing floorplan is a convex function of its width (height). The convexity is shown for the cases with and without dead (empty) space. This feature can be exploited to efficiently optimize the dimensions of layout components with multiple variants, without enumerating all possible combinations. Layout of a voltage-doubler circuit is used to quantitatively verify the proof.

© 2015 Elsevier B.V. All rights reserved.

#### 1. Introduction

Reducing iterations between different design levels has been suggested by the International Technology Roadmap for Semiconductors as a major contribution towards the reduction of design cost. Towards this end, the integration of physical and electrical synthesis in one single step has been proposed, yielding the so-called layoutaware circuit synthesis approaches, such as [1]. Most successful analog circuit synthesis approaches are based on the formulation of the sizing problem as an optimization problem, commonly solved by iterative processes that imply hundreds or thousands of circuit performance evaluations. It becomes obvious that integration of physical synthesis into such circuit synthesis process is only practical if the circuit layout can be instanced very fast.

A key step of the physical synthesis process, and essential to determine layout area, is the layout floorplanning, i.e., the determination of properties and spatial relationships of a set of blocks. Lots of approaches have been reported along the three past decades for floorplanning of many (usually digital) cells in a chip [1–10].

Automatic floorplanning of analog circuits is less complex than its digital counterpart in terms of the number of blocks involved. However the complexity comes from analog constraints such as symmetry or proximity. Most reported approaches have focused on area minimization meeting some analog constraints [11,12]. However, an essential aspect in area minimization of a given analog floorplan is the variant selection problem, i.e., the determination of

E-mail addresses: unutulm@boun.edu.tr (A. Unutulmaz), dundar@boun.edu.tr (G. Dündar), pacov@imse-cnm.csic.es (F.V. Fernández).

the specific implementation of each block among a set of possible realizations.

This paper deals with slicing floorplans. A floorplan is called slicing [2], if it is possible to recursively split it into rectangular slices by means of successive horizontal and vertical cuts. The resulting slices may be represented by a binary tree.

Area optimization on slicing analog floorplans using shape functions [3] (i.e., piece-wise linear functions built by instancing a device generator for discrete parameter values) accounting for every variant realization of component blocks was done in [1]. Enhanced shape functions were used in [4] for non-slicing floorplans. In both, shape functions were constructed by enumerating all possible solutions, therefore, a costly process if the number of variants is high. This optimization problem could be more efficiently solved if it could be formulated as a convex optimization problem. A function f(x) is called convex, if it satisfies the condition:

$$f(\theta \cdot x + (1 - \theta) \cdot y) \le \theta \cdot f(x) + (1 - \theta) \cdot f(y) \tag{1}$$

where  $\forall x, y \in \mathbf{dom} f$  and for all  $\forall \theta \in \mathbf{R} : 0 \le \theta \le 1$ . For continuous functions, a non-negative second derivative also indicates convexity:

$$\frac{d^2}{dx^2}[f(x)] \ge 0 \tag{2}$$

where  $x \in \mathbf{dom} f$  and f(x) is a twice differentiable function.

A relevant property of convex functions is that they have a single minimum, thus, if a minimum is found, it is the global minimum. Therefore, very efficient optimization algorithms can be applied and there is no risk to get stuck at local minima.

There is a one-to-many mapping from an analog device to its layout, i.e., a device may be represented by different layouts, commonly known as variants, by changing its geometrical

<sup>\*</sup> Corresponding author.



**Fig. 1.** The area of a transistor changes as the number of fingers mchanges. Each data point corresponds to a different m value for a transistor in the UMC 0.13  $\mu$ m technology with W=5  $\mu$ m and L=0.5  $\mu$ m.

parameters. For example, by changing the number of fingers of a transistor, different layouts may be obtained. For illustration's sake, Fig. 1 shows the area of a single transistor for different number of fingers, hence, different variants. In previous approaches to analogous problems, the transformation  $\theta \leftrightarrow e^{\theta}$  was used and it was shown that after this transformation the problem of area optimization for a fixed floorplan is convex [5–7] and the transformed problem may be efficiently solved with a geometric programming solver. In these works, the area of each block was assumed to be constant for all possible variants. However, this is not the case for analog layouts as illustrated in Fig. 1. Also, these works did not consider the analog constraints. Note that symmetric placement constrains cannot be formulated in a geometric program.

A related work [8] demonstrates that the minimum area floorplanning problem is not convex and its optimal solution cannot be obtained by solving its Lagrangian dual problem. However, this is only the case if the heights of the blocks are not constrained by their widths.

We define a layout as *compact* if for a given width (height), it is not possible to obtain a shorter (thinner) layout by changing the geometrical parameters. For instance, the layout of Fig. 2a is not compact for the defined width w, if there exists a shorter layout, as in Fig. 2b. If the layout of Fig. 2b is the shortest possible layout, we call it a compact layout for the given width w. The concept of compactness is visualized in Fig. 2c, where the area of a layout and the area of a compact layout are represented by the filled region and the dark solid line, respectively.

In this paper, the width and height of a combination are denoted by w and h, respectively. The symbol  $\psi$  is used to denote the area of a combination. The area of a h-orizontal combination, as in Fig. 3, is denoted by  $\psi_{\rm H}$  whereas the area of a h-orizontal combination, as in Fig. 4, is denoted by h- $\psi_{\rm V}$ . Depending on the context a second index is used to denote h-equal (h- $\psi_{\rm V}$ ), maximum (h- $\psi_{\rm V}$ ) and h-minimum (h- $\psi_{\rm H_N}$ ) or h- $\psi_{\rm V_N}$ ).

In this work we prove that the total area of a compact slicing floorplan is a convex function of its width (alternatively height). It is also shown that the convexity is satisfied, without applying any transformation and without any assumption on constant area. The proof makes only two assumptions on the component blocks:

- The area of a block is a convex function of its width (height), which is the case for analog devices such as resistors, capacitors and, transistors [9].
- Height h(w) (alt. width w(h)) is a non-increasing function of the width w (alt. height h). In other words, the wider the variant is, the shorter the height is. This is also the case for analog devices [9]. Formally stating:

$$\frac{d}{dw}[h(w)] \le 0 \tag{3}$$

From this point, the width w is accepted as the free parameter and the height h(w) is used as a continuous function of the width.



**Fig. 2.** Layout (a) is not compact, if it is possible to obtain a shorter layout as in (b) for a given width w. Points representing the areas of (a) and (b) are shown in (c). Filled region in (c) represents the area of any layout  $\Psi(w,h)$  and the dark solid line represents the area of a compact layout  $\psi(w)$ .



**Fig. 3.** Horizontal combination without dead space: heights of the blocks are equal, this configuration is denoted by  $H_E$  (horizontal-equal-height).



**Fig. 4.** Vertical combination without dead space: widths of the blocks are equal, this configuration is denoted by  $V_E$  (vertical-equal-width).

By observing a few instances of a device generator and also using the models in [9], height of a device may be easily formulated as a continuous function of its width. All the results may be obtained, without loss of generalization, if the height h is considered as the free parameter and the width w(h) is used as a function of the height. Throughout the paper, if not explicitly stated, the dimensions of the blocks are assumed to be independent.

Our proof demonstrates that the area of a compact layout with two blocks is convex and can be extended to any compact slicing floorplan. Layouts without and with dead space are considered in Sections 2 and 3, respectively. In Section 4, our proof is generalized to any compact slicing floorplan. The proof is experimentally verified in Section 5. The conclusion is given in Section 6.

## 2. Convexity of slicing floorplans without dead space

In this section, we will consider the horizontal (Fig. 3) or vertical (Fig. 4) combination of two blocks without dead space.

**Theorem 1.** If the area of the i-th block in Fig. 3, given as

$$h_i(w_i) \cdot w_i \tag{4}$$

is a convex function of  $w_i$  and the height of the block  $h_i(w_i)$  is a non-increasing function of  $w_i$ , then

$$\frac{d^2}{dw_i^2}[h_i(w_i)] \ge -\frac{2}{w_i} \cdot \frac{d}{dw_i}[h_i(w_i)] \tag{5}$$

is satisfied and  $h_i(w_i)$  is a convex function of  $w_i$ .

**Proof.** Due to the fact that the area of the i-th block, given in (4), is convex in  $w_i$ , its second derivative is non-negative. Twice differentiating the expression in (4) and imposing that it is non-negative yields

$$\frac{d^2}{dw_i^2}[h_i(w_i)] \cdot w_i + 2 \cdot \frac{d}{dw_i}[h_i(w_i)] \ge 0$$
 (6)

and rearranging the terms, Eq. (5) is obtained. As  $h_i(w_i)$  is a non-increasing function of  $w_i$ , its first derivative is a non-positive number:

$$\frac{d}{dw_i}[h_i(w_i)] \le 0 \tag{7}$$

Using the fact that the width of the *i*-th block  $w_i$  is a nonnegative number and (7), the following expression is obtained from (5)

$$\frac{d^2}{dw_i^2}[h_i(w_i)] \ge 0 \tag{8}$$

Therefore, the height of the i-th block  $h_i(w_i)$  is a convex function of its width  $w_i$ .  $\Box$ 

**Theorem 2.** Consider the horizontal combination, denoted by  $H_E$ , given in Fig. 3. If the area of each block in Fig. 3 is a convex function of its width  $w_i$ , and its height  $h_i(w_i)$  is a non-increasing function of its width  $w_i$ , then the total area of the combination is a convex function of the width w.

**Proof.** The area of the layout in Fig. 3 may be written as

$$\psi_{H_{E}}(w) = h_{1}(w_{1}(w)) \cdot w = h_{2}(w_{2}(w)) \cdot w$$
 (9)

generically:

$$\psi_{H_{F}}(w) = h_{i}(w_{i}(w)) \cdot w \tag{10}$$

The second derivative of (10) with respect to w is defined as  $\Delta$ :

$$\psi_{\mathsf{H}_{\mathsf{E}}}^{''}(w) = \Delta \tag{11}$$

$$= \frac{d^2}{dw_i^2} [h_i(w_i)] \cdot (w_i')^2 \cdot w$$

$$+ \frac{d}{dw_i} [h_i(w_i)] \cdot (w_i' \cdot w + w_i')$$

$$+ \frac{d}{dw_i} [h_i(w_i)] \cdot w_i'$$

where the prime symbol (') indicates the first derivative with respect to w. Replacing the term

$$\frac{d^2}{dw_i^2}[h_i(w_i)] \tag{12}$$

with a smaller quantity given by (5):

$$-\frac{2}{w_i} \cdot \frac{d}{dw_i} [h_i(w_i)] \tag{13}$$

 $\delta_i$  is obtained, that must necessarily be smaller than  $\Delta$ :

$$\Delta \ge \delta_i = -\frac{d}{dw_i} [h_i(w_i)] \cdot \zeta_i \tag{14}$$

where  $\zeta_i$  is defined as

$$\zeta_{i} = \left(2 \cdot w_{i}' \cdot \left(\frac{w_{i}' \cdot w}{w_{i}} - 1\right) - w_{i}'' \cdot w\right) \tag{15}$$

Summing  $\zeta_1$  and  $\zeta_2$  and using

$$W_1 + W_2 = W \tag{16}$$

$$W_1' + W_2' = 1 \tag{17}$$

$$w_1^{''} + w_2^{''} = 0 ag{18}$$

the following expression is obtained:

$$\zeta_1 + \zeta_2 = 2 \cdot \frac{\left(w_1' \cdot w_2 - w_1 \cdot w_2'\right)^2}{w_1 \cdot w_2} \ge 0 \tag{19}$$

This expression must be non-negative because  $w_1$  and  $w_2$  are non-negative. Thus, at least one of the functions,  $\zeta_1$  or  $\zeta_2$ , must be non-negative. It is also known from (7) that the first derivative of the height of the i-th block with respect to its width is non-positive. Using this fact in (14), it is concluded that either  $\delta_1$  or  $\delta_2$  must be non-negative. Again from (14),  $\Delta$  is non-negative which is defined in (11) as the second derivative of the area  $\psi_{\rm H_F}$ .

In conclusion,  $\psi_{\rm H_E}^{'}$  is always positive, thus the total area is a convex function of the width w.  $\Box$ 

**Theorem 3.** Consider the vertical combination, denoted by  $V_E$ , given in Fig. 4. If the area of each block is a convex function of its width, then the total area of the layout is convex.

**Proof.** The total area of the layout may be formulated as

$$\psi_{V_r}(w) = h_1(w) \cdot w + h_2(w) \cdot w \tag{20}$$

It is known that the area of each block in Fig. 4 is a convex function of its width. But it is also known that the width of each block is the width of the layout. Thus, the products in (20) are convex in w. It is also known that a positive weighted sum of convex functions is also a convex function. Thus, the expression in (20) is a convex function of w.

### 3. Convexity of slicing floorplans with dead space

When the i-th block in Fig. 3 reaches its dimensional limits:

$$W_{i_{min}} \le W_i \le W_{i_{max}} \tag{21}$$

some dead space is going to emerge. The possible cases are shown in Fig. 5, where the layouts are considered to be compact for a given width w.

**Theorem 4.** For the layouts given in Fig. 5, the total area is a convex function of the width w.

**Proof.** For the cases in Fig. 5a and in Fig. 5b, the height of the layout reaches its minimum value  $h_{1_{min}}$  and does not decrease if w increases. Formally, the area  $\psi_{H_N}$  is

$$\psi_{H_N}(w) = \psi_{H_{N1}}(w) = \psi_{H_{N2}}(w) = h_{1_{min}} \cdot w$$
 (22)

This expression is a linear function of *w*, thus the area is a convex function of *w*. For the case in Fig. 5c, the area is

$$\overline{\psi}_{\text{Hx}_1}(w_2) = h_2(w_2) \cdot w_{1_{min}} + h_2(w_2) \cdot w_2$$
 (23)



**Fig. 5.** Horizontal combination with dead space. (a) One of the blocks reaches its minimum height, this combination is denoted by  $H_{\rm N1}$  (horizontal-minimum-height-1). (b) Both blocks reach their minimum height, denoted by  $H_{\rm N2}$  (horizontal-minimum-height-2). (c) One of the blocks reaches its maximum height, this combination is denoted by  $H_{\rm X1}$  (horizontal-maximum-height-1). (d) Both blocks reach their maximum height, denoted by  $H_{\rm X2}$  (horizontal-maximum-height-2).

where  $\overline{\psi}_{H_{X1}}$  is a function of  $w_2$ . Noting that the term  $h_2(w_2)$  is known to be convex from Theorem 1 and  $w_{1_{min}}$  is a positive constant, the first and the second products in the sum are convex functions of  $w_2$ . Thus,  $\overline{\psi}_{H_{X1}}$  is a convex function of  $w_2$ . The area of the combination given in Fig. 5c:

$$\psi_{\mathsf{H}_{\mathsf{X}\mathsf{1}}}(w) = \overline{\psi}_{\mathsf{H}_{\mathsf{X}\mathsf{1}}}(w - w_{\mathsf{1}_{\mathit{min}}}) \tag{24}$$

is a shifted version of  $\overline{\psi}_{\rm H_{X1}}$ , and if one is convex, the other one is also convex. Finally, the case in Fig. 5d is the limit case: w is not allowed to have values smaller than  $w_{1_{\rm min}} + w_{2_{\rm min}}$ , and the area of the combination is a constant:

$$\psi_{H_{X2}} = \psi_{H_{X1}}(w_{1_{min}} + w_{2_{min}}) \qquad \Box$$
 (25)

Vertical combinations, other than the one in Fig. 4, are generalized in Fig. 6, where each one is compact for a given w.

**Theorem 5.** For the layouts given in Fig. 6, the total area is a convex function of the width w.

**Proof.** In Fig. 6a, the narrowest possible case is given. In this case there is no dead space and convexity is already stated in Theorem 3:

$$\psi_{V_{N1}} = \psi_{V_E}(w_{1_{min}}) \tag{26}$$

For the case of Fig. 6b, the total area is

$$\psi_{V_{X1}}(w) = h_{1_{min}} \cdot w + h_2(w) \cdot w$$
 (27)

where the expression is a sum of two convex functions of w. The first product in the sum is a linear function of w and the second term is convex by the initial assumptions listed in Section 1. Considering the



**Fig. 6.** Vertical combination. (a) One of the blocks reaches its minimum width. In this case there is no dead space. This combination is denoted by  $V_{N1}$  (vertical-minimum-width-1). (b) One of the blocks reaches its maximum width, denoted by  $V_{X1}$  (vertical-maximum-width-1). (c) Both blocks reach their maximum width, denoted by  $V_{X2}$  (vertical-maximum-width-2).

case of Fig. 6c, the area may be formulated as

$$\psi_{V_{xx}}(w) = (h_{1_{min}} + h_{2_{min}}) \cdot w$$
 (28)

where this expression is linear, thus, a convex function of w.

#### 4. Convexity of any slicing floorplan

In Sections 2 and 3, the convexity of different cases has been analyzed. The following theorem proves the convexity when all those cases are considered together.

**Theorem 6.** The area of the horizontal combination may be formulated as

$$\psi_{\mathsf{H}}(w) = \max(\tilde{\psi}_{\mathsf{H}_{\mathsf{X}1}}, \tilde{\psi}_{\mathsf{H}_{\mathsf{F}}}, \tilde{\psi}_{\mathsf{H}_{\mathsf{N}1}}) \tag{29}$$

and, similarly, the area of the vertical combination may be formulated as

$$\psi_{V}(w) = \max(\tilde{\psi}_{V_{F}}, \tilde{\psi}_{V_{X1}}, \tilde{\psi}_{V_{X2}})$$
 (30)

where  $\tilde{\psi}$  is a function of the width w and is obtained through extending  $\psi(w)$ , which is defined in the range  $[w_{min}, w_{max}]$ , linearly in the ranges  $(0, w_{min})$  and  $(w_{max}, \infty)$  such that for each of the points  $w_{min}$  and  $w_{max}$  the first derivative of  $\tilde{\psi}(w)$  both from left and right is the same.

The area of both the horizontal combination  $\psi_H(w)$  and the vertical combination  $\psi_V(w)$  are convex functions of the width w.

**Proof.** If  $\psi(w)$  is constructed by linearly extending the convex function  $\tilde{\psi}(w)$  as described in the theorem, then the function  $\psi(w)$  is also going to be convex. And if the area of the horizontal and vertical combinations may be formulated as given in (29) and (30), respectively, both the areas of the horizontal and the vertical compositions are convex in w, as the maximum of several convex

functions is also convex. The following discussion shows that the area of horizontal and vertical combinations may be represented by the formulations given in (29) and (30), respectively.

Considering the illustration given in Fig. 7a and the definitions given in (3), (9), (22) and (24) the following conclusions may be derived:

$$\frac{d}{dw}\psi_{H_{XI}}\Big|_{W=W_I} \le \frac{d}{dw}\psi_{H_E}\Big|_{W=W_I} \tag{31}$$

$$\frac{d}{dw}\psi_{\mathsf{H}_{\mathsf{E}}}\Big|_{W=W_{\mathsf{II}}} \le \frac{d}{dw}\psi_{\mathsf{H}_{\mathsf{N}\mathsf{I}}}\Big|_{W=W_{\mathsf{II}}} \tag{32}$$

Similarly, considering the illustration given in Fig. 7b and the definitions given in (3), (20), (27) and (28) the following conclusions may be derived:

$$\frac{d}{dw}\psi_{V_E}\Big|_{w=w_I} \le \frac{d}{dw}\psi_{V_{XI}}\Big|_{w=w_I}$$
(33)

$$\frac{d}{dw}\psi_{V_{X1}}\Big|_{W=W_{II}} \le \frac{d}{dw}\psi_{V_{X2}}\Big|_{W=W_{II}}$$
(34)

Thus, the *max*function in (29) and (30) selects the correct functions for each region as indicted in Fig. 7. This proves that the horizontal and the vertical combinations may be formulated with (29) and (30), respectively.  $\Box$ 

The convexity of horizontal and vertical combinations has been proven. Following theorem generalizes the proof to any slicing floorplan, composed of horizontal and vertical combinations.

**Theorem 7.** The area of a compact slicing floorplan is a convex function of its width w.





**Fig. 7.** The area as a function of the width w may be obtained by taking the maximum of the extended functions. (a) For a horizontal combination, the area  $\psi_H$  is the maximum of the functions:  $\tilde{\psi}_{N_{\rm XI}}$ ,  $\tilde{\psi}_{H_{\rm E}}$ ,  $\tilde{\psi}_{H_{\rm NI}}$ , (b) For a vertical combination, the area  $\psi_V$  is the maximum of the functions:  $\tilde{\psi}_{V_{\rm E}}$ ,  $\tilde{\psi}_{V_{\rm XI}}$ ,  $\tilde{\psi}_{V_{\rm XZ}}$ .



**Fig. 8.** (a) A combination composed of symmetric blocks. (b) Proximity constraints between the block *A* and its neighbors are shown.

**Proof.** As defined in Section 1, a compact layout has the shortest possible height for a given width w. Thus, the height h(w) of any layout combination is a non-increasing function of the width w, as stated in (3). In Theorem 6, the area of horizontal and vertical combinations,  $\psi_{\rm H_E}$  and  $\psi_{\rm V_E}$ , are proven to be convex in w. Thus, any combination satisfies the conditions listed in Section 1. It is concluded that a horizontal or a vertical combination also satisfies the mentioned conditions. Due to the hierarchy of slicing floorplans, area of any compact slicing floorplan is convex in w.

Because of the fact that dimensions of symmetric blocks depend on each other, this case is not covered in Theorem 7. Symmetric placement and proximity constraints are covered in the following theorem.

**Theorem 8.** The area of a compact slicing floorplan with symmetry constraint, in a combination composed of symmetric blocks, and with proximity constraint, between a block and its neighbors, is a convex function of its width w.

Proof. A symmetric slicing floorplan is shown in Fig. 8a, where the symmetry axes are indicated by the dashed lines. If a horizontal or (and) a vertical axis passes through a block, it cuts the area of this block into two (four) equal sub-blocks. The area of each sub-block, as a function of its width, may be obtained by scaling the area of the original block, convex by the assumption listed in Section 1, with a positive constant. Thus, the area of the sub-block is convex in its width and satisfy the listed conditions. As a result, the symmetry axes partition the layout into four quarters and each is composed of blocks and sub-blocks satisfying the conditions in Section 1. In Fig. 8a, the blocks and sub-blocks in the upper-left quarter are indicated with gray regions. Theorem 7 states that the area of a quarter is convex in its width and its height is a non-increasing functions of its width. The function for the total area may be obtained by scaling the function for the area of a quarter. Thus, the total area of the layout, dashed rectangle in Fig. 8a, is convex in its width. If the width (height) of a quarter increases, the width (height) of the layout also increases. It may be concluded that the height of the layout is a non-increasing function of its width as stated in (3). In conclusion, a combination composed of symmetric blocks may be considered as a super block in a compact layout and Theorem 7 states the convexity.

A layout with proximity constraints is shown in Fig. 8b, where the block A is constrained. Let us replace the block A with a larger block  $\tilde{A}$  which satisfies the following:

$$w = w_A + \alpha \tag{35}$$

$$h(w) = h_{\mathsf{A}}(w_{\mathsf{A}}) + \beta \tag{36}$$

where  $\alpha$  and  $\beta$  are defined as

$$\alpha = \alpha_1 + \alpha_2 \tag{37}$$

$$\beta = \beta_1 + \beta_2 \tag{38}$$

The area of the larger block is

$$\psi(w) = (w - \alpha) \cdot h_{A}(w - \alpha) 
+ (w - \alpha) \cdot \beta 
+ \alpha \cdot h_{A}(w - \alpha) 
+ \alpha \cdot \beta$$
(39)

The first product in the sum resembles (24) and is convex in w. The second product in (39) is a linear term and it also convex in w. The third product is the scaled and shifted version of  $h_A(w_A)$ , proven to be convex in Theorem 1, thus third product is also convex. As a result, area of the larger block  $\tilde{A}$  is convex in w. If the width (height) of the block A increases, the width (height) of the block A also increases. Thus, the block A satisfies the conditions listed in Section 1 and Theorem 7 states the convexity of the layout where





**Fig. 9.** (a) Schematic of a voltage doubler circuit. (b) Layout of the circuit in (a) where the area is minimized and, proximity and symmetry constraints are applied.

**Table 1** Enumeration vs. optimization.

| Method        | Time (s) | Area ( $\times$ 10 <sup>-9</sup> m <sup>2</sup> ) |
|---------------|----------|---------------------------------------------------|
| Enumeration   | 0.459    | 2.36                                              |
| Optimization* | 0.081    | 2.36                                              |

The experiments are done on an Intel i7-3610QM processor with 6 GByte RAM.

the block A is replaced with the block  $\tilde{A}$ . This concludes that the area of the layout is convex if there exists proximity constraints between a block and its neighbors.  $\Box$ 

All the previous results also apply if the height h is chosen as the free parameter rather than the width w.

## 5. Experimental verification

The proof of convexity, for a slicing floorplan, is verified on the layout of the voltage doubler circuit given in Fig. 9a. A floorplan with 2-D symmetry is used and the floorplan with the minimum area is given in Fig. 9b. The capacitors C1, C2, C3 and C4 are L-shaped and symmetrically placed in horizontal and vertical directions, also the transistor pairs M1–M2, M3–M4, M5–M6 and M7–

M8 are symmetrically placed. Also a proximity constraint is added which forces the components to be separated at least 1  $\mu$ m.

First, the area of the floorplan of the circuit in Fig. 9a is minimized by enumeration, where the number of fingers of the transistors is enumerated from 2 to 20 and the widths of the capacitors are enumerated from 5 µm to 50 µm in steps of 50 nm. Then, the area of the layout is assumed to be a convex function and a convex integer programming solver is used where the number of fingers is forced to have integer values and bounded in the range [2, 20], and the width of the capacitors are forced to be in the range [5 um, 50 um]. The solver makes use of the interior point algorithm from the MATLAB optimization toolbox [13] and the branch and bound methodology [14]. The results, area and processing time, obtained for enumeration and convex optimization methods are listed in Table 1. Both enumeration and convex optimization found the same solution, where the number of transistor fingers and widths of the capacitors is the same. The optimization method is approximately 6 times faster than the enumeration and the resulting dimensions of the components are shown in Fig. 9b. These results support that the solution space is convex and the optimal dimensions of the blocks may be efficiently found with a convex optimizer.

Although this problem cannot be solved with the approach in [3] because it cannot handle the symmetry constraints, we will relax these constraints to enable a computation time comparison. A shape function is constructed and the area of the floorplan of the circuit in Fig. 9a is minimized as described in [3]. The optimization lasts 0.096 s. Comparison with the approach described in [6] requires not only relaxing the symmetric placement constraints, but also the areas of the components are fixed for all variants and a geometric program is constructed. The tool "ggplab" [15] is used to solve the problem and the optimization lasts 0.147 s. Note that the results for these methods, that based on the shape function and that based on geometric programming, are reported for the sake of completeness. These methods are applied to the relaxed problems, thus, resulting layouts are not realistic and/or do not meet the constraints.

All the experiments were done in the MATLAB [13] environment on an Intel i7-3610QM processor with 6 GByte RAM.

#### 6. Conclusion

Convex functions have a single minimum and their optimal solution may be found very efficiently. In this paper, it is proven that the area of a compact slicing floorplan is a convex function of its width (height), where the area of each component is formulated as a continuous convex function. Only two assumptions are made on these functions, which are readily satisfied by analog components, such as transistors, capacitors and resistors. Possible cases are considered, with and without dead space. The proof is done without making any transformations and any assumption on constant area. The convexity of floorplans with symmetry and proximity constraints is also proven. Making use of this proof, it is possible to efficiently optimize the area of slicing floorplans using a convex optimizer. A convex problem, with integer variables, may be solved optimally with an integer convex optimizer, however if a near optimal solution is acceptable, a continuous convex optimizer may be used which is faster. The convexity proof is also justified with quantitative results. This proof will especially impact floorplan optimization of analog layouts containing several capacitor blocks with many possible variants.

## Acknowledgments

This work has been supported by the project 112E005, funded by the Turkish Scientific and Technical Research Council

<sup>\*</sup> Interior point algorithm and branch and bound method are used.

(TUBITAK). Also it has been partially supported by the project TEC2013-45638-C3-3-R, funded by the Spanish Ministry of Economy and Competitiveness and ERDF, and project TIC1481, funded by Junta de Andalucía.

#### References

- [1] R. Castro-Lopez, O. Guerra, E. Roca, F.V. Fernandez, An integrated layoutsynthesis approach for analog ICs, IEEE Trans. Comput.-Aided Des. Integr. Syst. 27 (July (7)) (2008) 1179-1189.
- [2] R. Otten, Automatic floorplan design, in: Proceedings of the Design Automation Conference, Las Vegas, 1983, pp. 261-267.
- [3] R. Otten, Efficient floorplan optimization, in: Proceedings of the International Conference on Computer Design, 1983, pp. 499-502.
- [4] Martin Strasser, et al., Deterministic analog circuit placement using hierarchically bounded enumeration and enhanced shape functions, in: Proceedings of the IEEE/ACM International Conference on Computer-Aided Design, San Jose, CA, 2008, pp. 306-313.
- [5] E. Rosenberg, Optimal module sizing in VLSI floorplanning by nonlinear programming, Methods Models Oper. Res. 33 (March (2)) (1989) 131–143.
- [6] Moh Teng-Sheng, Tsu-Shuan Chang, S.L. Hakimi, Globally optimal floorplanning for a layout problem, IEEE Trans. Circuits Syst. I, Fundam Theory Appl. 43 (September (9)) (1996) 713–720.
- [7] T. Chen, M.K.H. Fan, On convex formulation of the floorplan area minimization problem, in: Proceedings of the ACM International Symposium on Physical Design, New York, NY, USA, 1998, pp. 124–128.
- [8] C. Lin, H. Zhou, C. Chu, A revisit to floorplan optimization by Lagrangian relaxation, in: Proceedings of the IEEE/ACM International Conference on Computer-Aided Design, New York, NY, USA, 2006, pp. 164-171.
- [9] A. Unutulmaz, G. Dundar, F.V. Fernandez, Area optimization on fixed analog floorplans using convex area functions, in: Proceedings of the Design, Automation and Test in Europe Conference, Grenoble, 2013, pp. 1843-1848.
- [10] T. Wang, D.F. Wong, Optimal floorplan area optimization, IEEE Trans. Comput.-
- Aided Des. Integr. Syst. 11 (August (8)) (1992) 992–1002.
  [11] M. Qiang, X. Linfu, T. Yiu-Cheong, E. Young, Simultaneous handling of symmetry, common centroid and general placement constraints, IEEE Trans. Comput.-Aided Des. Integr. Syst. 30 (January (1)) (2011) 85–95.
- [12] H. Tsao, P. Chou, S. Huang, Y. Chang, M. Lin, D. Chen, D. Liu, A corner stitching compliant B\*-tree representation and its applications to analog placement, in: Proceedings of the IEEE/ACM International Conference on Computer-Aided Design, 2011, pp. 507-511.
- [13] MathWorks, MATLAB Documentation (R2014a), 2014 December 12. Available online: (http://www.mathworks.com/)
- [14] A.H. Land, A.G. Doig, An automatic method of solving discrete programming problems, Econometrica 28 (3) 1960, 497-520.
- [15] S. Boyd, A Tutorial on Geometric Programming, 2014 December 12. Available online: (http://stanford.edu/~boyd/ggplab/ggplab.pdf).



Ahmet Unutulmaz received his B.S. and M.S. degree in Electrical Engineering from Boğaziçi University, İstanbul, Turkiye in 2006 and 2008, respectively. Since 2008, he has been as a research and teaching assistant at the Department of Electrical Engineering, Boğaziçi University. His research interests include automatic synthesis of analog layouts and language development for



Günhan Dündar was born in Istanbul, Turkey in 1969. He obtained his BS and MS degrees from Bogazici University, Turkey in 1989 and 1991, and PhD from Rensselaer Polytechnic Institute, NY, USA in 1993, all in Electrical Engineering. Since 1994, he has been with Boğaziçi University, where he is currently a full professor. He has held visiting positions at EPFL and TU Munich. His research interests are in the fields of analog IC Design and design automation of analog circuits. He has more than 200 refereed publications in national and international conferences and journals.



F.V. Fernández got the Physics-Electronics degree from the University of Seville, Spain, in 1988 and his Ph. D. degree in 1992. In 1993, he worked as a postdoctoral research fellow at Katholieke Universiteit Leuven (Belgium). From 1995 to 2009, he was an Associate Professor at the Dept. of Electronics and Electromagnetism of University of Seville, where he was promoted to full professor in 2009. He is also a researcher at IMSE-CNM (University of Seville and CSIC). His research interests lie in the design and design methodologies of analog, mixed-signal and radiofrequency circuits. Dr. Fernández has authored or edited five books and has coauthored more than 150 papers in international jour-

nals and conferences. Dr. Fernández is currently the Editor-in-Chief of Integration, the VLSI Journal (Elsevier). He has served as General Chair of three international conferences and regularly serves at the Program Committee of several international conferences. He has also participated as researcher or main researcher in numerous national and international R&D projects.